Udemy - Building Custom AXI Interface Peripherals for ZYNQ Devices

seeders: 1
leechers: 10
updated:

Download Fast Safe Anonymous
movies, software, shows...

Files

[ DevCourseWeb.com ] Udemy - Building Custom AXI Interface Peripherals for ZYNQ Devices
  • Get Bonus Downloads Here.url (0.2 KB)
  • ~Get Your Files Here ! 1 - Section 0 Course Framework
    • 1 - Interface Type English.vtt (2.0 KB)
    • 1 - Interface Type.mp4 (11.3 MB)
    • 2 - Course Framework English.vtt (8.4 KB)
    • 2 - Course Framework.mp4 (47.7 MB)
    10 - AXI Stream Master Interface with Vivado Template
    • 54 - Agenda English.vtt (0.8 KB)
    • 54 - Agenda.mp4 (2.3 MB)
    • 55 - Creating AXIS Master Interface P1 English.vtt (22.4 KB)
    • 55 - Creating AXIS Master Interface P1.mp4 (145.3 MB)
    • 56 - Creating AXIS Master Interface P2 English.vtt (5.0 KB)
    • 56 - Creating AXIS Master Interface P2.mp4 (35.3 MB)
    • 57 - Code.html (1.3 KB)
    11 - AXIS Slave Interface with Verilog
    • 58 - Agenda English.vtt (0.6 KB)
    • 58 - Agenda.mp4 (2.0 MB)
    • 59 - Building AXIS Slave Interface with Verilog P1 English.vtt (11.0 KB)
    • 59 - Building AXIS Slave Interface with Verilog P1.mp4 (37.1 MB)
    • 60 - Building AXIS Slave Interface with Verilog P2 English.vtt (13.2 KB)
    • 60 - Building AXIS Slave Interface with Verilog P2.mp4 (61.6 MB)
    • 61 - Building AXIS Slave Interface with Verilog P3 English.vtt (4.6 KB)
    • 61 - Building AXIS Slave Interface with Verilog P3.mp4 (23.3 MB)
    • 62 - Code and BD.html (2.1 KB)
    12 - AXIS Master Slave Interface with Verilog
    • 63 - Agenda English.vtt (0.9 KB)
    • 63 - Agenda.mp4 (2.4 MB)
    • 64 - Building AXIS Master Slave Interface with Verilog P1 English.vtt (17.2 KB)
    • 64 - Building AXIS Master Slave Interface with Verilog P1.mp4 (57.5 MB)
    • 65 - Building AXIS Master Slave Interface with Verilog P2 English.vtt (7.2 KB)
    • 65 - Building AXIS Master Slave Interface with Verilog P2.mp4 (45.1 MB)
    • 66 - Code and BD.html (2.1 KB)
    • 67 - Code and BD.html (2.5 KB)
    13 - Understanding Common Errors
    • 68 - Common Error 1 English.vtt (2.8 KB)
    • 68 - Common Error 1.mp4 (19.1 MB)
    • 69 - Common Error 2 English.vtt (4.1 KB)
    • 69 - Common Error 2.mp4 (24.8 MB)
    2 - Building AXI Slave Lite Interface Using Vivado Template without I O ports
    • 3 - Agenda English.vtt (0.6 KB)
    • 3 - Agenda.mp4 (2.3 MB)
    • 4 - Slave Lite Interface without I O Ports P1 Creating IP English.vtt (10.1 KB)
    • 4 - Slave Lite Interface without I O Ports P1 Creating IP.mp4 (55.3 MB)
    • 5 - Slave Lite Interface without I O Ports P2 Creating IP English.vtt (7.9 KB)
    • 5 - Slave Lite Interface without I O Ports P2 Creating IP.mp4 (49.3 MB)
    • 6 - Slave Lite Interface without I O Ports P3 Creating IP English.vtt (5.8 KB)
    • 6 - Slave Lite Interface without I O Ports P3 Creating IP.mp4 (39.2 MB)
    • 7 - Slave Lite Interface without I O Ports P4 Creating C Application English.vtt (11.3 KB)
    • 7 - Slave Lite Interface without I O Ports P4 Creating C Application.mp4 (76.3 MB)
    • 8 - Slave Lite Interface without I O Ports P5 Creating C Application English.vtt (4.8 KB)
    • 8 - Slave Lite Interface without I O Ports P5 Creating C Application.mp4 (38.4 MB)
    • 9 - C Code.html (0.8 KB)
    3 - Building AXI Slave Lite Interface Using Vivado Template with I O ports
    • 10 - Agenda English.vtt (0.7 KB)
    • 10 - Agenda.mp4 (2.6 MB)
    • 11 - Adding Output port to Slave Lite Interface P1 English.vtt (8.1 KB)
    • 11 - Adding Output port to Slave Lite Interface P1.mp4 (50.3 MB)
    • 12 - Adding Output port to Slave Lite Interface P2 English.vtt (5.0 KB)
    • 12 - Adding Output port to Slave Lite Interface P2.mp4 (37.1 MB)
    • 13 - Adding Output port to Slave Lite Interface P3 English.vtt (4.2 KB)
    • 13 - Adding Output port to Slave Lite Interface P3.mp4 (33.6 MB)
    • 14 - Adding Input and Output ports to Slave Lite Interface P1 English.vtt (7.5 KB)
    • 14 - Adding Input and Output ports to Slave Lite Interface P1.mp4 (44.8 MB)
    • 15 - Adding Input and Output ports to Slave Lite Interface P2 English.vtt (5.6 KB)
    • 15 - Adding Input and Output ports to Slave Lite Interface P2.mp4 (49.3 MB)
    • 16 - Adding Input and Output ports to Slave Lite Interface P3 English.vtt (2.7 KB)
    • 16 - Adding Input and Output ports to Slave Lite Interface P3.mp4 (23.0 MB)
    4 - Understanding AXI4-Lite Signals
    • 17 - Agenda English.vtt (0.9 KB)
    • 17 - Agenda.mp4 (2.3 MB)
    • 18 - Understanding Mandatory Signal Master Write to Slave (Writing Ops) P1 English.vtt (8.5 KB)
    • 18 - Understanding Mandatory Signal Master Write to Slave (Writing Ops) P1.mp4 (24.5 MB)
    • 19 - Understanding Mandatory Signal Master Write to Slave (Writing Ops) P2 English.vtt (6.6 KB)
    • 19 - Understanding Mandatory Signal Master Write to Slave (Writing Ops) P2.mp4 (24.0 MB)
    • 20 - Understanding Mandatory Signal Master read from Slave (Reading Ops) English.vtt (3.9 KB)
    • 20 - Understanding Mandatory Signal Master read from Slave (Reading Ops).mp4 (12.0 MB)
    • 21 - Other Signals in Slave Lite Interface English.vtt (12.0 KB)
    • 21 - Other Signals in Slave Lite Interface.mp4 (89.6 MB)
    • 22 - Block Design used in Demonstration English.vtt (5.1 KB)
    • 22 - Block Design used in Demonstration.mp4 (38.0 MB)
    • 23 - Analyzing Signals on ILA Probe English.vtt (15.4 KB)
    • 23 - Analyzing Signals on ILA Probe.mp4 (98.2 MB)
    5 - Adding AXI Lite Interface for existing Verilog Code
    • 24 - Agenda English.vtt (1.5 KB)
    • 24 - Agenda.mp4 (5.0 MB)
    • 25 - Add Existing RTL Delay Generator P1 English.vtt (15.7 KB)
    • 25 - Add Existing RTL Delay Generator P1.mp4 (93.7 MB)
    • 26 - Add Existing RTL Delay Generator P2 English.vtt (5.9 KB)
    • 26 - Add Existing RTL Delay Generator P2.mp4 (43.8 MB)
    • 27 - Adding Existing RTL Multiplier P1 English.vtt (12.6 KB)
    • 27 - Adding Existing RTL Multiplier P1.mp4 (83.1 MB)
    • 28 - Adding Existing RTL Multiplier P2 English.vtt (4.6 KB)
    • 28 - Adding Existing RTL Multiplier P2.mp4 (43.3 MB)
    • 29 - Adding Exisitng RTL COMPLEX FSM P1 English.vtt (10.0 KB)
    • 29 - Adding Exisitng RTL COMPLEX FSM P1.mp4 (54.7 MB)

    Description

    Building Custom AXI Interface Peripherals for ZYNQ Devices



    https://DevCourseWeb.com

    Video: .mp4 (1280x720, 30 fps(r)) | Audio: aac, 44100 Hz, 2ch | Size: 2.96 GB
    Genre: eLearning Video | Duration: 69 lectures (7 hour, 3 mins) | Language: English

    All about AXI Slave Lite and AXI Stream Interface

    What you'll learn

    Building custom AXI Slave Lite Interface
    Handling Interrupts with Custom AXI Slave Lite Interface
    Creating Custom AXI Stream Interface with Vivado Template
    Building Custom AXI Stream Interface with Verilog RTL
    Writing Drivers for Custom AXI Interface
    Interfacing of Custom AXI Interface with Zynq devices



Download torrent
3 GB
seeders:1
leechers:10
Udemy - Building Custom AXI Interface Peripherals for ZYNQ Devices


Trackers

tracker name
udp://tracker.torrent.eu.org:451/announce
udp://tracker.tiny-vps.com:6969/announce
http://tracker.foreverpirates.co:80/announce
udp://tracker.cyberia.is:6969/announce
udp://exodus.desync.com:6969/announce
udp://explodie.org:6969/announce
udp://tracker.opentrackr.org:1337/announce
udp://9.rarbg.to:2780/announce
udp://tracker.internetwarriors.net:1337/announce
udp://ipv4.tracker.harry.lu:80/announce
udp://open.stealth.si:80/announce
udp://9.rarbg.to:2900/announce
udp://9.rarbg.me:2720/announce
udp://opentor.org:2710/announce
µTorrent compatible trackers list

Download torrent
3 GB
seeders:1
leechers:10
Udemy - Building Custom AXI Interface Peripherals for ZYNQ Devices


Torrent hash: 9CB8F080C5594D1A696EB2FE4646269C509ED2DE