Udemy - VSD - Physical Design Flow

seeders: 5
leechers: 0
updated:

Download Fast Safe Anonymous
movies, software, shows...

Files

[ CourseBoat.com ] Udemy - VSD - Physical Design Flow
  • Get Bonus Downloads Here.url (0.2 KB)
  • ~Get Your Files Here ! 01 - Physical Design Flow Overview
    • 001 Floor-Planning Steps.mp4 (11.9 MB)
    • 001 Floor-Planning Steps_en.vtt (14.9 KB)
    • 002 Netlist Binding And Placement Optimization.mp4 (15.2 MB)
    • 002 Netlist Binding And Placement Optimization_en.vtt (13.1 KB)
    • 003 Placement Timing And Clock Tree Synthesis.mp4 (18.3 MB)
    • 003 Placement Timing And Clock Tree Synthesis_en.vtt (12.7 KB)
    • 004 Clock Net Shielding.mp4 (14.7 MB)
    • 004 Clock Net Shielding_en.vtt (13.6 KB)
    • 005 Route - DRC Clean - Parasitics Extraction - Final STA.mp4 (22.2 MB)
    • 005 Route - DRC Clean - Parasitics Extraction - Final STA_en.vtt (12.7 KB)
    02 - Floorplanning
    • 001 Utilization Factor And Aspect Ratio.mp4 (8.9 MB)
    • 001 Utilization Factor And Aspect Ratio_en.vtt (12.5 KB)
    • 002 Concept Of Pre-Placed Cells.mp4 (8.8 MB)
    • 002 Concept Of Pre-Placed Cells_en.vtt (13.3 KB)
    • 003 De-coupling Capacitors.mp4 (11.4 MB)
    • 003 De-coupling Capacitors_en.vtt (13.5 KB)
    • 004 Power Planning.mp4 (12.3 MB)
    • 004 Power Planning_en.vtt (15.0 KB)
    • 005 Pin Placement And Logical Cell Placement Blockage.mp4 (46.2 MB)
    • 005 Pin Placement And Logical Cell Placement Blockage_en.vtt (13.6 KB)
    03 - Placement
    • 001 Net-list Binding And Placement.mp4 (46.3 MB)
    • 001 Net-list Binding And Placement_en.vtt (13.2 KB)
    • 002 Optimize Placement Using Estimated Wire Length And Capacitance.mp4 (91.3 MB)
    • 002 Optimize Placement Using Estimated Wire Length And Capacitance_en.vtt (14.4 KB)
    • 003 Optimize Placement Conitnued.mp4 (86.9 MB)
    • 003 Optimize Placement Conitnued_en.vtt (12.1 KB)
    04 - Timing Analysis With Ideal Clocks
    • 001 Setup Timing Analysis And Introduction to Flip-Flop Setup Time.mp4 (31.5 MB)
    • 001 Setup Timing Analysis And Introduction to Flip-Flop Setup Time_en.vtt (13.2 KB)
    • 002 Introduction To Clock Jitter and Uncertainty.mp4 (41.0 MB)
    • 002 Introduction To Clock Jitter and Uncertainty_en.vtt (10.6 KB)
    • 003 Setup Timing Analysis with Multiple Clocks.mp4 (34.4 MB)
    • 003 Setup Timing Analysis with Multiple Clocks_en.vtt (11.7 KB)
    • 004 Multiple Clock Timing Analysis And Introduction To Data Slew Check.mp4 (72.8 MB)
    • 004 Multiple Clock Timing Analysis And Introduction To Data Slew Check_en.vtt (12.5 KB)
    • 005 Data Slew Check.mp4 (82.8 MB)
    • 005 Data Slew Check_en.vtt (13.0 KB)
    05 - Clock Tree Synthesis And Signal Integrity
    • 001 Clock Tree Routing And Buffering using H-Tree Algorithm.mp4 (66.5 MB)
    • 001 Clock Tree Routing And Buffering using H-Tree Algorithm_en.vtt (12.9 KB)
    • 002 Crosstalk And Clock Net Shielding.mp4 (59.2 MB)
    • 002 Crosstalk And Clock Net Shielding_en.vtt (13.0 KB)
    • 003 Static Timing Analysis With Real Clocks.mp4 (47.7 MB)
    • 003 Static Timing Analysis With Real Clocks_en.vtt (15.9 KB)
    • 004 Hold Timing Analysis Concluded.mp4 (74.5 MB)
    • 004 Hold Timing Analysis Concluded_en.vtt (14.1 KB)
    • 005 Multiple Clocks Setup Timing Analysis With Real Clocks.mp4 (58.0 MB)
    • 005 Multiple Clocks Setup Timing Analysis With Real Clocks_en.vtt (11.4 KB)
    06 - Routing And Design Rule Check (DRC)
    • 001 Introduction to Maze Routing - Lee's Algorithm.mp4 (88.2 MB)
    • 001 Introduction to Maze Routing - Lee's Algorithm_en.vtt (12.4 KB)
    • 002 Lee's Algorithm Conclusion.mp4 (114.9 MB)
    • 002 Lee's Algorithm Conclusion_en.vtt (14.0 KB)
    • 003 Design Rule Check.mp4 (99.5 MB)
    • 003 Design Rule Check_en.vtt (13.7 KB)
    07 - Parasitics Extraction
    • 001 Introduction to IEEE 1481 - 1999 SPEF format.mp4 (78.6 MB)
    • 001 Introduction to IEEE 1481 - 1999 SPEF format_en.vtt (12.5 KB)
    • 002 SPEF Representation of a NET.mp4 (65.8 MB)
    • 002 SPEF Representation of a NET_en.vtt (11.3 KB)
    • 003 Distributed Resistance And Capacitance Representation in SPEF.mp4 (79.0 MB)
    • 003 Distributed Resistance And Capacitance Representation in SPEF_en.vtt (14.2 KB)
    • 004 SPEF Header Description, Physical Design Flow Conclusion and What Next !!.mp4 (41.7 MB)
    • 004 SPEF Header Description, Physical Design Flow Conclusion and What Next !!_en.vtt (11.9 KB)
    • Bonus Resources.txt (0.4 KB)

Description

VSD - Physical Design Flow



https://CourseBoat.com

MP4 | Video: h264, 1280x720 | Audio: AAC, 44.1 KHz
Language: English | Size: 1.49 GB | Duration: 4h 44m

VLSI - Building a chip is like building a city!!

What you'll learn
Understand Industrial Physical Design Flow
Modify and Develop own Flow as per Specifications
Requirements
Basic Digital Design
Description
The course is designed in the form of micro-videos, which delivers content in the form of Info-Graphics. It is designed for self-learning and will help to polish the Industrial skills in VLSI World. This course will cover end-to-end description from basic Device Physics to Chip Design.

We have contributed anonymously to this website, just to share the part of knowledge learned all these years, with the students keen to learn the basic concepts of the Chip Design. And also shared our industrial experience to give the technological exposure of current development in chip world...



Download torrent
1.5 GB
seeders:5
leechers:0
Udemy - VSD - Physical Design Flow


Trackers

tracker name
udp://tracker.torrent.eu.org:451/announce
udp://tracker.tiny-vps.com:6969/announce
http://tracker.foreverpirates.co:80/announce
udp://tracker.cyberia.is:6969/announce
udp://exodus.desync.com:6969/announce
udp://explodie.org:6969/announce
udp://tracker.opentrackr.org:1337/announce
udp://9.rarbg.to:2780/announce
udp://tracker.internetwarriors.net:1337/announce
udp://ipv4.tracker.harry.lu:80/announce
udp://open.stealth.si:80/announce
udp://9.rarbg.to:2900/announce
udp://9.rarbg.me:2720/announce
udp://opentor.org:2710/announce
µTorrent compatible trackers list

Download torrent
1.5 GB
seeders:5
leechers:0
Udemy - VSD - Physical Design Flow


Torrent hash: 0BE6699C7D085C3EE818BCBC06B956D04DB9D433